



# M2 Design Review



Design Team 4C

# Table of contents



01

Previous Schematic 02

Schematic Design Enhancements 03

Final Schematic based on changes

04

PCB design

05

Key design considerations 06

QпА



#### **Previous Schematic for M1**



### Change 1. Included Boxes for Clarity



# Change 2. Reset switch into buttons, Surface mount → Through Hole components



#### Change 3. Included Pull-up Resistors (buttons, I2C lines)







## Change 4. LO module into headers







#### Change 5. FT232 module into **headers**







#### Change 6. Change MCU into 2 22 pin female headers





# Change 7. Add **Testing Points** for I2C lines



#### Final Schematic based on Changes from M1



#### **PCB Iteration Process**

Before After





- surface mount
- no space for lo

- through hole
- space for lo



#### **PCB Iteration Process**

Before







less congestion in lines to minimize EMI

### Components of Finalized PCB



# **UI portion of PCB**









# Top layer PCB





Polygon Poured 3.3V

# **Bottom layer PCB**





Polygon Poured GND



# **3D view of Bottom layer PCB**





#### Key PCB Design Considerations



- JTAG & UART at PCB edge for access
- LO near MCU for connectivity
- Header pins for MCU (PCB ↔ Breadboard)
- Vias for signal integrity
- Polygon pours (3.3V & GND)

Thank you for Listening!

Additional information including are provided in the onenote-ECE295- Design Team 4













#### References

- [1] S. V. Hum, "Flexible Radio Transceiver (FLRTRX) Interface Control Document," ECE295: Hardware Design and Communication, v4.0. [Online]. Available: <a href="https://www.ab4oj.com/sdr/sdr\_handbook.pdf">https://www.ab4oj.com/sdr/sdr\_handbook.pdf</a>. [Accessed: Jan. 27, 2025].
- [2] Microchip Technology Inc., "ATmega164P/324P/644P data sheet," \*Microchip Technology\*, 40002071A, 2014. [Online]. Available: <a href="https://ww1.microchip.com/downloads/aemDocuments/documents/OTH/ProductDocuments/DataSheets/ATmega164P-324P-644P-Data-Sheet-40002071A.pdf">https://ww1.microchip.com/downloads/aemDocuments/documents/OTH/ProductDocuments/DataSheets/ATmega164P-324P-644P-Data-Sheet-40002071A.pdf</a>. [Accessed: Jan 30, 2025].